

#### SRI RAMAKRISHNAENGINEERING COLLEGE



[Educational Service : SNR Sons Charitable Trust] [Autonomous Institution, Reaccredited by NAAC with 'A+'Grade] [Approved by AICTE and Permanently Affiliated to Anna University, Chennai] [ISO 9001:2015 Certified and all eligible programmes Accredited by NBA] Vattamalaipalayam, N.G.G.O. Colony Post, Coimbatore – 641 022.

### Department of Electrical and Electronics Engineering

**NBAAccredited** 

16EE267-Project Work (Review 2); Batch 2019-2023

Final EEEA; Batch No: 01

# Design and Development of Modified SEPIC Converter for BLDC Drive

**Presented by** 

**Supervisor** 

Aswin C (1903016)

Mr.C.PRAVEENKUMAR AP(Sr.G)/EEE

Giri Prasath M U (1903026) Hariharan B (1903032)

**Date of Review: 13/03/2023** 



## **CONTENTS**



- Aim & Objective
- Literature Survey
- Existing and Proposed System
- Proposed Block Diagram
- Circuit Diagram
- Simulation Waveforms
- Design Consideration
- Hardware Snapshot and Specification
- Hardware Output
- Comparison on Various Converters
- Conclusion
- Future Scope
- References
- Publication



### AIM & OBJECTIVE



**AIM**: To compare and analyze with various converters and to prove modified SEPIC Converter is suitable for BLDC drive system for better efficiency.

#### **OBJECTIVE:**

The main objective of this project is to design and develop modified SEPIC converter which is suitable for BLDC based system with increased potential and high power rating of applications. It has better efficiency, minimal ripple output, low harmonic distortion and high current and voltage.



## LITERATURE SURVEY

| MME     | NT THROUGH EQ |    |
|---------|---------------|----|
| NI CONT | Ducario       | V  |
| *       | *             | į. |
| /       | SREC          |    |

| S.no  | Title                                                                                         | Author                                                                                                                                        | Inference                                                                                                                                                                                                |
|-------|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | Design and implementation boost converter with constant voltage in dynamic load condition     | R. Rakhmawati, Suhariningsih,<br>D.Andriawan and F.D.Murdianto<br>(2017),International Seminar on<br>ATIC (iSemantic), 2017, pp. 273-<br>278. | Basic designing consideration and simulation work of boost converter.                                                                                                                                    |
| 2     | An improved soft switching PWM FB dc/dc converter for reducing conduction loss                | E. S. Kim and K. Y. Joe et al(1996), Proc.IEEE PESC Rec.,pp. 651–657, 1996.                                                                   | Overview of pulse width modulated full bridge DC-DC converter and implementing soft switching approach with minimized conduction losses on the converter                                                 |
| 3     | Zero voltage and zero current switching full bridge PWM converter for high power applications | J. G. Cho, J. Sabate, G. Hua, and F. C. Lee(2006)                                                                                             | Methodology to overcomes limitations of the ZVS-FB-PWM converter such as high circulating energy, severe parasitic ringing on the rectifier diodes, and limited ZVS load range for lagging leg switches. |
| 13/03 |                                                                                               | Final EEE A; Batch A1                                                                                                                         | 7                                                                                                                                                                                                        |



### **EXISTING SYSTEM**





Figure: Existing System for SEPIC Converter

- Like the buck-boost converter, the SEPIC has a pulsating output current.
- The similar Cuk converter does not have this disadvantage, but it can only have negative output polarity, unless the isolated Cuk converter is used.
- Since the SEPIC converter transfers all its energy via the series capacitor, a capacitor with high capacitance and current handling capability is required.
- The fourth-order nature of the converter also makes the SEPIC converter difficult to control, making it only suitable for very slow varying applications.
- Complex Design: The design of a SEPIC converter is more complex than that of a conventional buck or boost converter. This complexity makes it difficult to troubleshoot and may require specialized skills to design.
- ➤ More Components: The SEPIC converter requires more components than a conventional buck or boost converter.



## PROPOSED SYSTEM





Figure: Circuit Diagram of Modified SEPIC Converter

- ➤Better Efficiency: A modified SEPIC converter can offer higher efficiency compared to the conventional SEPIC converter. This is achieved by reducing the voltage stress on the switch and minimizing the switching losses.
- ➤Improved Power Density: The modified SEPIC converter can achieve higher power density than the conventional SEPIC converter due to the reduced size and weight of the circuit.
- ➤ Wide Input Voltage Range: A modified SEPIC converter can operate over a wide input voltage range, making it suitable for a variety of applications. This is because it can maintain a constant output voltage regardless of input voltage variations.
- Reduced EMI Noise: The modified SEPIC converter can be designed with improved EMI filtering techniques, which can reduce the electromagnetic interference (EMI) noise generated by the circuit.



# PROPOSED BLOCK DIAGRAM





2.Zeta Converter

3. Quasi Z-source Converter

4.Cuk Converter

Figure: Block diagram

13/03/23



## **CIRCUIT DIAGRAM**





Figure: Modified SEPIC Converter's circuit diagram



# SIMULATION WAVEFORMS





Figure: Simulation Output of the Modified SEPIC Converter



## **DESIGN CONSIDERATION**



#### **Design Equations of Modified SEPIC**

The Leakage and Magnetizing Inductance, L1 & L2 can be expressed as,

 $L = \frac{V_S D}{f_S * \Delta I_L} \tag{1}$ 

For  $\Delta$ IL, assuming for design calculation as 4.8% of **I Load.** 

$$L_1 = L_2 = \frac{24 * 0.67}{33.3 * 0.048} = 10 \, mH$$

Where, Vs - Source voltage (v), D - duty cycle, fs - switching frequency (kHz), $\Delta$ IL – change in load currents.

The Intermediate capacitors, C1 & C4 can be calculated from the following equation.  $C = \frac{V_0 D}{R*f S*\Lambda I_C}$  (2)

For  $\Delta$ VC, assuming for design calculation as 2% of **Vo**.

$$C_1 = C_4 = \frac{48 * 0.67}{1 * 33.3 * 0.96} = 1000 \,\mu\text{F}$$

Where, Vo- output voltage (v), D - duty cycle, fs - switching frequency (kHz),  $\Delta$ VC - change in capacitive voltage. The Output filter capacitors, C2 & C3 are large enough to filter the output ripples.

$$C_2 = C_3 = 1200 \,\mu\text{F} \text{ (Kept as constant)}$$

#### **SPECIFICATION**

| S.NO | COMPONENTS                           | VALUES  |
|------|--------------------------------------|---------|
| 1    | Leakage Inductor, L 1                | 10 mH   |
| 2    | Intermediate Capacitor, C 1 & amp; C | 1000 μF |
| 3    | Magnetizing Inductor, L 2            | 10 mH   |
| 4    | Output Capacitor, C 2 & Camp; C 3    | 1200 μF |
| 5    | Switch x 4                           | MOSFET  |
| 6    | Resistive Load, R                    | 100 Ω   |
| 7    | Switching frequency, fs              | 33 kHz  |



# HARDWARE SNAPSHOT AND SPECIFICATION



#### HARDWARE SNAPSHOT



#### **Component Names**

- 1. Input Waveform
- 2. Gate Input Signal
- 3. Gate Drive IC
- 4. BLDC Motor
- 5. Driver Circuit
- 6. Microcontroller
- 7. Switching Control
- 8. MOSFET Switches
- 9. Bridge Rectifier
- 10. Voltage Regulator
- 11. Output Waveform
- 12. Buck-Boost Converter



# HARDWARE OUTPUT









# DESIGN CONSIDERATION OF ZETA CONVERTER





Figure: Zeta Converter's circuit diagram

| S.No | Components              | Values |
|------|-------------------------|--------|
| 1    | Inductors, L1 & L2      | 1.6 mH |
| 2    | Capacitor, C1           | 150 μF |
| 3    | Output Capacitor, C2    | 720 μF |
| 4    | Resistive Load, R       | 100 Ω  |
| 5    | Switching frequency, fs | 25 kHz |

#### **Design Equations of ZETA converter**

A straightforward Zeta converter design example is provided in the following section. The converter's input voltage is Vs = 24v, and its output must remain at 72v. The load resistance may be between 50 and  $100\Omega$ . The duty cycle D can be calculated by,

$$D = \frac{v_o}{v_d + v_o} \tag{4}$$

The inductors L1 and L2 can be obtained from the equation (13) and (14).

$$L_1 \ge \frac{(1-D)^2 * R_0}{2Df_s} \tag{5}$$

$$L_2 \ge \frac{(1-D)*R_0}{2f_c}$$
 (6)

The sizing of capacitor C1 can be expressed as,

$$C_1 \ge \frac{D*I_0}{\Delta V_{C1}*f_S}$$

Similarly, the sizing of capacitor C2 can be expressed as,

$$C_2 \ge \frac{(1-D)*V_0}{8*\Delta V_{C1}*L_2*f_S^2}$$

Based on the above equations, component values are calculated and used in the simulation of ZETA converter



## DESIGN CONSIDERATION OF CUK CONVERTER





Figure: Cuk Converter's circuit diagram

| S.NO | COMPONENT            | VALUE  |
|------|----------------------|--------|
| 1    | Inductors, L1 & L2   | 18 mH  |
| 2    | Capacitor, C1        | 200 μF |
| 3    | Output Capacitor, C2 | 720 μF |
| 4    | Resistive Load, R    | 100 Ω  |

#### **Design Equations of CUK converter**

The average value of input voltage is expressed as,

$$V_{\rm in} = \frac{2\sqrt{2}V_{\rm s}}{\pi} \tag{8}$$

The duty cycle ratio, D can be given as,

$$\frac{V_0}{V_8} = \frac{D}{1-D} \tag{9}$$

The input inductance, L1 is calculated from, 5

$$L_1 = \frac{DV_{in}}{\Delta I L_1 f_8} \quad (10)$$

The output inductance, L2 is calculated from,

$$L_2 = \frac{(1-D)DV_{dc}}{\Delta IL_2 f_8}$$
 (11)

The intermediate capacitor, C1 can be expressed as,

$$C_1 = \frac{DI_{dc}}{\Delta v_{C_1} f_R}$$
 (12)

The output capacitor, C2 can be expressed as,

$$C_2 = \frac{I_{dc}}{\omega * \Delta V C_2}$$
 (13)

Based on the above equations, component values are calculated and used in the simulation of Cuk converter, which is presented in Table 3.



### QUASI Z-SOURCE CONVERTER





Figure: Quasi Z-source Converter's circuit diagram

| S.NO | Components                  | Values  |
|------|-----------------------------|---------|
| 1    | Input Inductor, L1          | 20 mH   |
| 2    | Input Filter Capacitor, C1  | 200 μF  |
| 3    | Magnetizing inductor, L2    | 20 mH   |
| 4    | Storage Capacitors, C2 & C3 | 650 μF  |
| 5    | Output Capacitor, C4        | 1000 μF |
| 6    | Resistive Load, R           | 100 Ω   |

#### **Design Equations of Quasi Z-source converter**

The input inductor L1 can be determined by,

$$L_1 \ge \frac{D(1-D)V_S}{\Delta i_{L_1} f_S(1-2D)}$$
 (14)

Similarly, inductor L2 can be determined by,

$$L_2 \ge \frac{D(1-D)V_s}{\Delta i_{1,2} f_s (1-2D)} \tag{15}$$

The Capacitors C1-4 value can be determined by,

$$C_1 \ge \frac{I_{L2}(1-D)}{\Delta V_{C1}f_s}$$
 (16)

$$C_2 \ge \frac{I_{L2}(1-D)}{\Delta V_{C2} f_S}$$
 (17)

$$C_3 \ge \frac{I_0}{\Delta V_{C3} f_S} \tag{18}$$

$$C_4 \ge \frac{I_0(1-D)}{\Delta V_{C4} f_s}$$
 (19)



# COMPARSION ON VARIOUS CONVERTERS







# COMPARSION ON VARIOUS CONVERTERS









### **CONCLUSION**



Modified SEPIC Converter is designed & developed and is compared with various converters like Zeta, Cuk and Quasi-Z source converters. With consideration, analysis and output waveforms it is observed that Modified SEPIC converter has high efficiency, low ripple current and voltage, minimal voltage gain, reduced in switching losses. Modified SEPIC converter produces output voltage and output current as 41.2v and 41.12A respectively, it is 1.99 times of the voltage conversion ratio, output ripple is observed as 0.30% with an efficiency of 73.8%. Thus Modified SEPIC converter is suggested for BLDC drive and high power applications.



### **FUTURE SCOPE**



A modified SEPIC converter can have several potential future scopes, including:

- ➤ **High power applications:** The SEPIC converter is typically used in low-power applications, but a modified SEPIC converter could potentially be designed for high power applications, such as electric vehicle charging stations or renewable energy systems.
- ➤ **Higher efficiency:** A modified SEPIC converter could be designed to increase its efficiency by reducing losses in the circuit, such as switching losses.
- ➤ Multi-output converter: A modified SEPIC converter can be designed to provide multiple outputs, which could be useful in applications that require different voltage levels.
- ➤ Renewable energy systems: A modified SEPIC converter can be used in renewable energy systems, such as solar or wind power, to convert the DC voltage generated by the panels or turbines to a voltage suitable for charging batteries.



## REFERENCE



| YEAR         | AUTHOR                                                    | ARTICLES                                                                                                                                                                                                                             | LINK                                          |
|--------------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|
| Feb<br>2018  | A. Anand and B. Singh                                     | "Power Factor Correction in Cuk- SEPIC-Based<br>Dual-Output-Converter-Fed SRM Drive", IEEE<br>Transactions of Industrial Electronics, vol. 65, no.<br>2, pp. 1117- 1127                                                              | https://doi.org/10.1109/TIE.2017.2733482.     |
| 2015         | Bhim Singh, Vashit<br>Bist, Chandra A, and<br>Al-Haddad K | "Power Factor Correction in Bridgeless-Luo<br>Converter fed BLDC Motor Drive", IEEE<br>Transactions of Industry Applications, Vol. 51, No.<br>2, pp. 1179 – 1188                                                                     | https://doi.org/10.1109/TIA.2014.2344502.     |
| July<br>2020 | N. Kumarasabapathy<br>& M. Ramasamy,                      | "Modified isolated power factor correction Cuk-<br>converter fed BLDC motor drive with Fuzzy Logic<br>Controller for pumping applications" <i>Journal of</i><br>the Chinese Institute of Engineers, Vol. 43, no. 6,<br>pp. 553 - 565 | https://doi.org/10.1080/02533839.2020.1777204 |



## REFERENCES



| YEAR          | AUTHOR                                                                                      | ARTICLES                                                                                                                                                                                             | LINK                                        |
|---------------|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|
| Nov.<br>2019. | Hedra Saleeb, Khairy<br>Sayed, Ahmed Kassem<br>and Ramadan Mostafa<br>Rodnei Regis de Melo, | "Control and analysis of bidirectional interleaved<br>hybrid converter with coupled inductors for<br>electric vehicle applications", <i>Electrical</i><br><i>Engineering</i> , Springer Publications | https://doi.org/10.1007/s00202-019-00860-3. |
| May<br>2020   | Fernando Lessa Tofoli,<br>Sergio Daher and<br>Fernando Luiz<br>Marcelo Antunes              | "Interleaved bidirectional DC - DC converter for<br>electric vehicle applications based on multiple<br>energy storage devices", <i>Electrical Engineering</i> ,<br>Springer Publications             | https://doi.org/10.1007/s00202-020-01009-3. |
| 2017          | Vaiyapuri<br>Viswanathan &<br>Seenithangom<br>Jeevananthan                                  | "Hybrid converter topology for reducing torque ripple of BLDC motor", <i>IET Power Electronics</i> , Vol. 10, No. 12, pp. 1572-1587                                                                  | https://doi.org/10.1049/iet-pel.2015.0905.  |



# PUBLICATION IEEE Conference



2023 IEEE Sponsored Third International Conference on Advances in Electrical, Computing, Communication and Sustainable Technologies (ICAECT 2023)

05-06 January 2023, Bhilai, Chhattisgarh

Design and Implementation of Modified SEPIC, ZETA, Cuk, Quasi Z Source Converter for BLDC Drive System – A Comparative Analysis



# Thank you